Search for contacts, projects,
courses and publications

Energy Estimation and Optimization of Embedded VLIW Processors based on Instruction Clustering

Additional information

Authors
Bona A., Sami M. G., Sciuto D., Silvano C., Zaccaria V., Zafalon R.
Type
Article in conference proceedings
Year
2002
Language
English
Abstract
Aim of this paper is to propose a methodology for the definition of an instruction-level energy estimation framework for VLIW (Very Long Instruction Word) processors. The power modeling methodology is the key issue to define an effective energy-aware software optimisation strategy for state-of-the-art ILP (Instruction Level Parallelism) processors. The methodology is based on an energy model for VLIW processors that exploits instruction clustering to achieve an efficient and fine grained energy estimation. The approach aims at reducing the complexity of the characterization problem for VLIW processors from exponential, with respect to the number of parallel operations in the same very long instruction, to quadratic, with respect to the number of instruction clusters. Furthermore, the paper proposes a spatial scheduling algorithm based on a low-power reordering of the parallel operations within the same long instruction. Experimental results have been carried out on the Lx processor, a 4-issue VLIW core jointly designed by HPLabs and STMicroelectronics. The results have shown an average error of 1:9\% between the cluster-based estimation model and the reference design, with a standard deviation of 5:8\%. For the Lx architecture, the spatial instruction scheduling algorithm provides an average energy saving of 12\%.
Conference proceedings
39th Design Automation Conference
Month
June
Start page number
886
End page number
891
Meeting place
New Orleans
Keywords
power estimation, VLIW architectures